## TSMC 40ULP & 40LP EFLX® 1K eFPGA Tile: GDS AVAILABLE The EFLX® 1K Logic IP tile is an eFPGA (embeddable FPGA) IP tile with power management containing 560 Look-Up-Tables (LUTs: each is <u>6-input</u>, or dual-5-input, with 2 independent outputs with 2 bypassable flip flops) and 5 Kbit RAM, Gen-2 XFLX™ interconnect network, multiple clocks & scan: fully reconfigurable in-field at any time. The EFLX 1K Logic IP tile is in design now. It is a straightforward "cut down" of our standard, silicon proven EFLX 4K tile. The EFLX 1K DSP tile has 10 DSP MACs (22x22 multiplier with 48 bit accumulator). EFLX tiles can be arrayed to create larger arrays. Logic and DSP tiles can be mixed. And RAM can be integrated as well. EFLX features full connectivity inside the tile, and provides ArrayLinx interconnects at the boundary to concatenate multiple tiles via the expandable network I/Os. | Name EFLX® 1K Tile Gen | | ile Gen 2 | | |------------------------------|------------------------------|-------------|--| | Technology | TSMC 40ULP & 40LP | | | | Metal Stack | 7 layer metal | | | | Nominal Supply Voltages (Vj) | 1.1 V | | | | Junction Temperature (°C) | -40 to 125 | | | | Power | Under NDA | | | | Area (mm²) | Estimated ~1.7 mm² | | | | Input and Output Pins | 368 input & 368 output, each | | | | Input and Output Pins | with an optional flip-flop | | | | Look-up Tables | Logic/Mem Tile | DSP Tile | | | (6-input LUT with two | 560 | 400 | | | independent outputs) | (~900 LUT4) | (~650 LUT4) | | | Distributed Memory (Kb) | 5 Kbits | 0 Kbits | | | 22-bit DSP MACs | 0 | 10 | | | EFLX Array Sizes Possible | 1×1 to ~4x4 | | | | Design-for-Test Support | Yes, ~99% fault coverage | | | | Utilization | Typically ~90% | | | | 30 | Ē | | | | | | | | | | | |----|---|---|-------|---|-------|-----|-----------------|-----|-------|----|-------------------| | 30 | ĕ | 1 | LMY | 1 | L MY | 1 | L MY | 1 | LMY | | L MY | | | в | L | LIVIT | | LIVIY | | LIVIY | | LIVIY | | L IVIY . | | | ē | L | LMY | L | LMY | L | LMY | L | LMY | L | L MY . | | | ä | М | Мм | М | Мм | М | Мм | М | Мм | М | M MY : | | 22 | ÷ | М | Мм | М | Мм | М | Мм | М | Мм | М | М мү | | | ä | L | L MY | L | L MY | L | L MY | L | LMY | L | L MY : | | | Ē | L | L MY | L | L MY | L | L MY | L | LMY | L | L MY . | | | Ē | L | L MY | L | L MY | L | L MY | L | LMY | L | L MY : | | | Ē | L | L MY | L | L MY | L | L <sub>MY</sub> | L | LMY | L | L <sub>MY</sub> . | | | ÷ | L | L MY | L | L MY | L | L MY | L | LMY | L | L <sub>MY</sub> : | | | ÷ | L | L MY | L | L MY | L | L MY | L | LMY | L | L <sub>MY</sub> : | | | ÷ | М | M MY | М | Мм | М | Мм | М | Мм | М | M MY | | 6 | ÷ | М | Мм | М | Мм | М | Мм | М | Мм | М | M MY : | | | ÷ | L | L MY | L | L MY | L | L MY | L | LMY | L | L MY . | | | Ē | L | L MY | L | L MY | L | L MY | L | LMY | L | L MY . | | 0 | Ē | | | | | | | | | | | | U | | | | - | | 4.0 | | 4.0 | | | | | | 0 | | | 7 | | 13 | | 19 | | 25 | 31 | The EFLX 1K tile has 368 input pins and 368 output pins. The I/O pins provide user access to the EFLX tile. Each I/O has a bypassable flip flop. When multiple tiles are concatenated into EFLX arrays, the user I/Os along the abutting edges are disabled (or are used for controlling embedded RAM blocks). Besides input/output pins, there are clock, configuration, and test/DFT pins. Each tile has an internal power grid which can be connected to the customer's digital SoC power grid. The tile has power control pins. The tile also has configuration ports to load the bitstream. An AXI or JTAG interface is available for configuration. A clock mesh provides multiple connect points. Readback circuitry in Gen 2 enables configuration bits to be read back anytime to enable checking for soft errors to improve reliability for high-reliability applications. A new test mode enables test times about 100x faster to lower test costs. | Deliverables and EDA Design Views: Available Now for EFLX 1K Logic Tile in TSMC 40ULP/LP | | | | | | |------------------------------------------------------------------------------------------|----------------------------------------------------|--|--|--|--| | Front-end Design view (with NDA) | Back-end Design Views (with License) | | | | | | Encrypted Verilog Netlist | Encrypted Verilog Netlist with Timing Annotation & | | | | | | Encrypted verliog Nethst | SDF | | | | | | LIB | GDS-II | | | | | | Footprint LEF | CDL/Spice netlist | | | | | | Detailed datasheet & DSP User's Guide | Integration guidelines & assistance | | | | | | EFLX Compiler evaluation version | Test Vectors for DFT fault coverage of 99% | | | | | | | EFLX Compiler bitstream generation version | | | | | ## **Power Management** The eFPGA tile operates in one of two modes - Dynamic: full speed operation - Sleep: VDDH on, VDDL gated; configuration, flip-flop and RAM states retained Power gating the bulk of circuitry allows the minimum sleep power to be much lower but reduces the voltage budget for that circuitry which also reduces maximum frequency operation. EFLX for TSMC 40ULP/LP is power-gated because customers in this node prefer this tradeoff.